Task Scheduling for Efficient Memory Bandwidth Utilization on CMPs
碩士 === 臺灣大學 === 資訊工程學研究所 === 98 === Memory Wall is a well-known obstacle to processor performance improvement. The popularity of multi-core architecture will further exaggerate the problem since memory resource is shared by all the cores. Interferences among requests from different cores may prolong...
Main Authors: | Hsiang-Yun Cheng, 鄭湘筠 |
---|---|
Other Authors: | Chia-Lin Yang |
Format: | Others |
Language: | en_US |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/56102928507045398258 |
Similar Items
-
Hardware thread scheduling algorithms for single-ISA asymmetric CMPs
by: Markovic, Nikola
Published: (2015) -
Fault-tolerant Cache Coherence Protocols for CMPs
by: Fernández Pascual, Ricardo
Published: (2007) -
Energy and Reliability in Future NOC Interconnected CMPS
by: Kim, Hyungjun
Published: (2013) -
Co-design of on-chip caches and networks for scalable shared-memory many-core CMPs
by: Kwon, Woo Cheol
Published: (2018) -
Adaptive Granularity and Coordinated Management for Timely Prefetching in CMPs
by: Chang, Chia-Jung, et al.
Published: (2013)