Through-Silicon-Via(TSV)-constrained Scan Chain Reordering for Three-dimensional(3D) Circuits
碩士 === 國立交通大學 === 電信工程研究所 === 98 === This thesis formulates the scan-chain reordering problem considering a limited number of through-silicon vias (TSVs), and further develops an efficient 2-stage algorithm. For three-dimensional optimization, a greedy algorithm named Multiple Fragment Heuristic com...
Main Authors: | Chen, Wei-Ting, 陳韋廷 |
---|---|
Other Authors: | 溫宏斌 |
Format: | Others |
Language: | en_US |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/37688197039472065998 |
Similar Items
-
Yield and Timing Constrained Spare TSV Assignment for Three-Dimensional Integrated Circuits
by: Lai, Kuan-Yu, et al.
Published: (2014) -
Fault-tolerant TSV by Using Scan-chain Test TSV
by: Ting, Hui-Ling, et al.
Published: (2013) -
Location Aware Scan Chain Reordering for Scan Chain Diagnosis
by: 林明賢
Published: (2012) -
The Study of Through Silicon Via(TSV) Coupling Noise
by: Lai, Cheng-Tse, et al.
Published: (2011) -
Low Power DFT by Scan Chain Reordering
by: Kevin Kai-Shu Han, et al.
Published: (2002)