Design and Implementation of an Effective Built-In Self-Test Scheme for Parallel Multipliers
碩士 === 輔仁大學 === 電子工程學系 === 98 === Efficient built-in self-test techniques are proposed [3] and implemented for parallel multipliers. Efficient test patterns are generated for fault detection of the target multipliers (including carry-save multiplier and Wallace tree multiplier). Therefore, defect le...
Main Authors: | Chen, Ching-Huan, 陳清環 |
---|---|
Other Authors: | Kuan-Jen Lin, Ph.D., Shyue-Kung Lu, Ph.D. |
Format: | Others |
Language: | zh-TW |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/18070531300570142112 |
Similar Items
-
On the Design and Implementation of Embedded Memory Testing and Built-In Self-Test Schemes
by: Wei-Lun Wang, et al.
Published: (2001) -
Design and NMOS implementation of parallel pipelined multiplier
by: Chen, Chao-Wu
Published: (1988) -
A Hybrid Built-In Self-Test Scheme for DRAMs
by: Chi-Chun Yang, et al.
Published: (2015) -
Design and Implementation of an FPGA-based Verification System for the Built-In Self-Test Circuits of Logic Arrays
by: Chien-huan Peng, et al.
Published: (2013) -
Designs of Parallel Decimal Squarer and Multiplier
by: Tzu Hao Lin, et al.
Published: (2011)