A Post-Processing Approach to Minimize TSV Number in High-Level Synthesis
碩士 === 中原大學 === 電子工程研究所 === 98 === Three Dimensional (3D) IC technology stacks multiple integrated chips and its application is more and more popular. Therefore, developing EDA tools for the requirement of 3D architecture becomes urgent and important. In this thesis, we present an integer linear...
Main Authors: | Tsorng-Yu Huang, 黃琮淯 |
---|---|
Other Authors: | Shih-Hsu Huang |
Format: | Others |
Language: | zh-TW |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/44769486642214863678 |
Similar Items
-
TSV Number Minimization by Stacking Selection
by: Wei-Shuo Tzeng, et al.
Published: (2012) -
TSV Count Minimization through Alternative Paths
by: Chih-Hsien Kuo, et al.
Published: (2011) -
Layer Assignment for TSV Number Minimization Using Multiplexer Sharing in 3D IC Design
by: Yen-Hsin Lee, et al.
Published: (2011) -
Abnormality Detection for TSV Process in TSV-based 3D DRAM Manufacturing Process
by: Cheng, Yu Fang, et al.
Published: (2016) -
The Study of high aspect ratio TSV metrology
by: Huang, Kuo-Cheng, et al.
Published: (2010)