Clock Design Methodology for High Reliability
博士 === 中原大學 === 電子工程研究所 === 98 === In a synchronous sequential circuit, the clock signal is used to define a relative time reference for the movement of data. The clock skew is the maximum difference among the clock latencies (i.e., clock delays) from the clock source to flip-flops. Since the clock...
Main Authors: | Chia-Ming Chang, 張家銘 |
---|---|
Other Authors: | Shih-Hsu Huang |
Format: | Others |
Language: | en_US |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/15962988364951040865 |
Similar Items
-
Clock Skew Scheduling for Peak Current Minimization
by: Chia-Ming Chang, et al.
Published: (2004) -
High Level Synthesis Methodology for Highly Testable and Nonzero Clock Skew Low Power Design
by: Tung-Hua Yeh, et al.
Published: (2011) -
Multiple-Clock-Domain Design Methodology for AMBA Platform
by: Kun-Sheng Huang, et al.
Published: (2005) -
Clock Frequency Selection for Reliability Improvement in High Level Synthesis
by: Wen-Zen Cheng, et al.
Published: (2016) -
Reliable clock and power delivery network design for three-dimensional integrated circuits
by: Zhao, Xin
Published: (2013)