Power Consumption Stabilization through Resource-Constrained DFG Scheduling and Dynamic Voltage Scaling
碩士 === 長庚大學 === 資訊工程學研究所 === 98 === Power reduction is a very important issue in hardware chip design, especially when the area of a chip becomes small and small but the operations on a chip become more and more. Previous studies proposed data flow graph (DFG) scheduling algorithms to reduce a chip...
Main Authors: | Chiou Ying Chen, 陳秋縈 |
---|---|
Other Authors: | W. Y. Hsieh |
Format: | Others |
Online Access: | http://ndltd.ncl.edu.tw/handle/31444463611545381932 |
Similar Items
-
Power Consumption Stabilization through Resource-Constrained DFG Scheduling and Dynamic Voltage Scaling
by: Chiou Ying Chen, et al.
Published: (2010) -
The DFG Viewer for Interoperability in Germany
by: Ralf Goebel, et al.
Published: (2010-02-01) -
The DFG Viewer for Interoperability in Germany
by: Ralf Goebel, et al.
Published: (2010-02-01) -
Stability-Constrained Power System Scheduling: A Review
by: Jianqiang Luo, et al.
Published: (2020-01-01) -
Floating Time Consumption Impacts On Multi-Project Resource Constrained Scheduling
by: Tai-Lin Chen, et al.
Published: (2012)