Congestion- and Energy-aware Run-time Task Mapping for Network-on-Chip Architecture
碩士 === 國立中正大學 === 資訊工程所 === 98 === With technology progress, more and more applications integrated into a single chip has increased rapidly. The conventional bus-based interconnection is no longer sufficient for supporting the large communication load in a Multiprocessor System-on-Chip (MPSoC) with...
Main Authors: | Shih-Shen Lu, 呂世申 |
---|---|
Other Authors: | Pao-Ann Hsiung |
Format: | Others |
Language: | en_US |
Published: |
2010
|
Online Access: | http://ndltd.ncl.edu.tw/handle/10640191336464338932 |
Similar Items
-
Congestion-Aware High-Efficiency Adaptive Routing Algorithms and Architectures in Network-on-Chips Systems
by: En-Jui Chang, et al.
Published: (2014) -
Dynamic Task Scheduling with Congestion Speculation for Network-on-Chip
by: Sheng-Ya Tong, et al.
Published: (2010) -
Congestion-aware wireless network-on-chip for high-speed communication
by: M. Devanathan, et al.
Published: (2020-01-01) -
GCA: Global Congestion Awareness for Load Balance in Networks-on-Chip
by: Ramakrishna, Mukund
Published: (2012) -
A Load Balance Congestion-Awareness Scheme for Networks-on-Chip
by: Yi-Che Hsieh, et al.
Published: (2010)