Deterministic Built-in Self-Test Using Multiple LinearFeedback Shift Registers for Low-Power Scan Testing
碩士 === 元智大學 === 資訊工程學系 === 97 === Large test data volume and excessive testing power are two strict challenges for today’s VLSI testing. This thesis presents a BIST-based method for reducing testing power. A low power test set is first determined through the application of minimum transition filling...
Main Authors: | Chi-Wei Yu, 游濟維 |
---|---|
Other Authors: | Wang-Dauh Tseng |
Format: | Others |
Language: | en_US |
Published: |
2009
|
Online Access: | http://ndltd.ncl.edu.tw/handle/67361267667834633583 |
Similar Items
-
Modified Deterministic Built-in Self-Test Using Multiple LinearFeedback Shift Registers for Low-Power Scan Testing
by: Jen-Cheng Wen, et al. -
Deterministic Built-in Self-Test Using Multiple Linear Feedback Shift Register for Low-Power and Data Compression
by: Meng Tzung Li, et al. -
Testing of the NAND Flash Memory with Linear Feedback Shift Registers
by: Su Ming-Tsai, et al.
Published: (2007) -
Test Pattern Sequence Generation by Using Bidirectional Linear Feedback Shift Registers ( LFSRs )
by: Jhen-Hong He, et al.
Published: (2014) -
Dual Linear Feedback Shift Register for Low Power BIST
by: Wen-Ting Yang, et al.