Mixed-Voltage-Tolerant I/O Cell With Dynamic Biasing and Sub 3×VDD Wide Range Mixed-Voltage-Tolerant I/O Cell
碩士 === 國立中山大學 === 電機工程學系研究所 === 97 === The thesis is composed of tow topics: a fully bidirectional mixed- voltage-tolerant I/O cell using a new output stage circuit and a sub-3×VDD wide range fully bidirectional mixed-voltage-tolerant I/O cell. The first topic discloses a mixed-voltage-tolerant I/O...
Main Authors: | Yi-cheng Liu, 劉宜政 |
---|---|
Other Authors: | Chua-Chin Wang |
Format: | Others |
Language: | zh-TW |
Published: |
2009
|
Online Access: | http://ndltd.ncl.edu.tw/handle/aqfnzf |
Similar Items
-
3×VDD Bidirectional Mixed-Voltage-Tolerant I/O Buffer and 2×VDD Output Buffer with Process and Temperature Compensation
by: Jen-Wei Liu, et al.
Published: (2010) -
Wide Range Bidirectional Mixed-Voltage-Tolerant I/O Buffer
by: Wei-chih Chang, et al.
Published: (2008) -
Design of 2xVDD-tolereant I/O buffer with 1xVDD CMOS devices
by: Lin, Yan-Liang, et al. -
Circuit Design of Crystal Oscillator in Mixed-Voltage-Tolerant I/O Interfaces with Low-Voltage Devices
by: Hung-Tai Liao, et al.
Published: (2007) -
Design of A Novel Mixed-Voltage-Tolerant I/O Buffer with High Reliability
by: Hsiao-Han Hou, et al.
Published: (2011)