Design and Analysis of A DLL-based Clock Generator for Dynamic Frequency Scaling
碩士 === 國立交通大學 === 電信工程系所 === 97 === Low cost, high performance clock generators are required in high speed I/O interface and wireless communication receivers. The conventional clock generation is based on Phase-Locked Loop (PLL). The Oscillator in a PLL by using LC-tank, which achieves high phase no...
Main Authors: | Feng-Hsiang Chiu, 邱楓翔 |
---|---|
Other Authors: | Chung-Chih Hung |
Format: | Others |
Language: | en_US |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/81809868075407980563 |
Similar Items
-
DLL-based Programmable Clock Synthesizer
by: Jhu, Siang-He, et al.
Published: (2016) -
An All-Digital DLL-Based Clock Generator
by: Wei-chieh Chen, et al.
Published: (2011) -
A CMOS DLL-Based Programmable Clock Generator
by: Jian-Hong Shen, et al.
Published: (2005) -
An Analog-to-Digital Converter with DLL Clock Generator
by: Yi-Pei Su, et al.
Published: (2006) -
Design and Implementation of All-Digital Fast-Locked DLL-Based Clock Generators
by: Chuan-Kang Liang, et al.
Published: (2006)