A Rotation-based BIST with Feedback Configurations
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 97 === Due to the rapid growth in semiconductor manufacturing, a large number of cores can now be plugged into a single chip. However, this also results in long test time and increases the use of ATE. In this thesis, we propose a novel mixed-mode BIST architecture, c...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2009
|
Online Access: | http://ndltd.ncl.edu.tw/handle/41710715965053404054 |
id |
ndltd-TW-097NCKU5442063 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-097NCKU54420632016-05-04T04:17:07Z http://ndltd.ncl.edu.tw/handle/41710715965053404054 A Rotation-based BIST with Feedback Configurations 一附有回授架構並以迴轉為基礎之自我測試電路 Chen-Tsung Tsai 蔡振宗 碩士 國立成功大學 電機工程學系碩博士班 97 Due to the rapid growth in semiconductor manufacturing, a large number of cores can now be plugged into a single chip. However, this also results in long test time and increases the use of ATE. In this thesis, we propose a novel mixed-mode BIST architecture, called rotation-based BIST with feedback configurations, to shorten test application time. The main idea is to make use of the logic values of the internal nodes of the circuit under test (CUT) to generate some test seeds. These seeds are then rotated in the scan registers so as to generate both deterministic and pseudo-random test patterns. With this method, full fault coverage can be achieved in a short test time. Compared to traditional reseeding-based BIST, the seeds used in our scheme can be generated on-chip and do not need to be stored in ROM or be sent from exterior. We have developed a hardware determination procedure for a provided CUT to determine the high efficient BIST architecture and its test procedure to reduce test application time. Experimental results on ISCAS’85 and ISCAS’89 benchmark circuits show that the test application time to fully test any of ISCAS’85 and ISCAS’89 benchmark circuits does not exceed 2200 and 11000 test cycles, respectively. Key words: build-in self-test, testing, test pattern generation Kuen-Jong Lee 李昆忠 2009 學位論文 ; thesis 57 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 97 === Due to the rapid growth in semiconductor manufacturing, a large number of cores can now be plugged into a single chip. However, this also results in long test time and increases the use of ATE. In this thesis, we propose a novel mixed-mode BIST architecture, called rotation-based BIST with feedback configurations, to shorten test application time. The main idea is to make use of the logic values of the internal nodes of the circuit under test (CUT) to generate some test seeds. These seeds are then rotated in the scan registers so as to generate both deterministic and pseudo-random test patterns. With this method, full fault coverage can be achieved in a short test time. Compared to traditional reseeding-based BIST, the seeds used in our scheme can be generated on-chip and do not need to be stored in ROM or be sent from exterior. We have developed a hardware determination procedure for a provided CUT to determine the high efficient BIST architecture and its test procedure to reduce test application time. Experimental results on ISCAS’85 and ISCAS’89 benchmark circuits show that the test application time to fully test any of ISCAS’85 and ISCAS’89 benchmark circuits does not exceed 2200 and 11000 test cycles, respectively.
Key words: build-in self-test, testing, test pattern generation
|
author2 |
Kuen-Jong Lee |
author_facet |
Kuen-Jong Lee Chen-Tsung Tsai 蔡振宗 |
author |
Chen-Tsung Tsai 蔡振宗 |
spellingShingle |
Chen-Tsung Tsai 蔡振宗 A Rotation-based BIST with Feedback Configurations |
author_sort |
Chen-Tsung Tsai |
title |
A Rotation-based BIST with Feedback Configurations |
title_short |
A Rotation-based BIST with Feedback Configurations |
title_full |
A Rotation-based BIST with Feedback Configurations |
title_fullStr |
A Rotation-based BIST with Feedback Configurations |
title_full_unstemmed |
A Rotation-based BIST with Feedback Configurations |
title_sort |
rotation-based bist with feedback configurations |
publishDate |
2009 |
url |
http://ndltd.ncl.edu.tw/handle/41710715965053404054 |
work_keys_str_mv |
AT chentsungtsai arotationbasedbistwithfeedbackconfigurations AT càizhènzōng arotationbasedbistwithfeedbackconfigurations AT chentsungtsai yīfùyǒuhuíshòujiàgòubìngyǐhuízhuǎnwèijīchǔzhīzìwǒcèshìdiànlù AT càizhènzōng yīfùyǒuhuíshòujiàgòubìngyǐhuízhuǎnwèijīchǔzhīzìwǒcèshìdiànlù AT chentsungtsai rotationbasedbistwithfeedbackconfigurations AT càizhènzōng rotationbasedbistwithfeedbackconfigurations |
_version_ |
1718256218880868352 |