Design of the 100 MHz 10 Bit Digital Transmitter
碩士 === 國立臺北科技大學 === 電機工程系所 === 96 === This thesis presents the design and implementation of a 1.8 V, 100 MHz CMOS digital transmitter. The digital transmitter consists of a 10-bit 100 MHz digital-to-analog converter (DAC), a low-pass filter, and a fully differential current-mode line-driver, which h...
Main Authors: | Geng-Han Wu, 吳庚翰 |
---|---|
Other Authors: | Guo-Ming Sung |
Format: | Others |
Language: | zh-TW |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/4p324j |
Similar Items
-
Design of the 100 MHz 10 Bit Digital Transmitter
by: Geng-Han Wu, et al.
Published: (2008) -
10-bit 125MHz Digital Transmitter for Gigabit Ethernet
by: Nan-Ye Lee, et al.
Published: (2009) -
A 125MHz 10Bit CMOS Digital Transmitter
by: Lin Yi-Ping, et al.
Published: (1999) -
Design of a 10-bit 100MHz Pipelined ADC
by: Hsiu-Chuan Li, et al.
Published: (2014) -
Design of a 100MHz 10-Bit Analog to Digital Converter with Pipeline Architecture
by: Hsien-Chun Liu, et al.
Published: (2003)