A Study of GFP Frame Delineation Optimization Based on FPGA
碩士 === 國立臺灣科技大學 === 電機工程系 === 96 === This thesis presents a new optimization approach for GFP (Generic Framing Procedure) frame delineation on an FPGA (Field-Programmable Gate Array). The using of FPGA characteristic of module enables the hardware circuit to share and easy to develop. Our approach n...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/18934976357089342240 |
id |
ndltd-TW-096NTUS5442006 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-096NTUS54420062016-05-18T04:13:35Z http://ndltd.ncl.edu.tw/handle/18934976357089342240 A Study of GFP Frame Delineation Optimization Based on FPGA 基於FPGA之GFP訊框搜尋最佳化的研究 Chun-Yuan Chiou 邱春源 碩士 國立臺灣科技大學 電機工程系 96 This thesis presents a new optimization approach for GFP (Generic Framing Procedure) frame delineation on an FPGA (Field-Programmable Gate Array). The using of FPGA characteristic of module enables the hardware circuit to share and easy to develop. Our approach not only can minimize logic gates of FPGA to save the volume and cost, but also performs 64-bit data size computation and comparison of CRC-16 on a single clock cycle. The proposed technique can improve the efficiency of the traditional methods that take more than one clock cycle to perform GFP frame delineation. Nai-Jian Wang 王乃堅 2008 學位論文 ; thesis 70 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立臺灣科技大學 === 電機工程系 === 96 === This thesis presents a new optimization approach for GFP (Generic Framing Procedure) frame delineation on an FPGA (Field-Programmable Gate Array). The using of FPGA characteristic of module enables the hardware circuit to share and easy to develop. Our approach not only can minimize logic gates of FPGA to save the volume and cost, but also performs 64-bit data size computation and comparison of CRC-16 on a single clock cycle. The proposed technique can improve the efficiency of the traditional methods that take more than one clock cycle to perform GFP frame delineation.
|
author2 |
Nai-Jian Wang |
author_facet |
Nai-Jian Wang Chun-Yuan Chiou 邱春源 |
author |
Chun-Yuan Chiou 邱春源 |
spellingShingle |
Chun-Yuan Chiou 邱春源 A Study of GFP Frame Delineation Optimization Based on FPGA |
author_sort |
Chun-Yuan Chiou |
title |
A Study of GFP Frame Delineation Optimization Based on FPGA |
title_short |
A Study of GFP Frame Delineation Optimization Based on FPGA |
title_full |
A Study of GFP Frame Delineation Optimization Based on FPGA |
title_fullStr |
A Study of GFP Frame Delineation Optimization Based on FPGA |
title_full_unstemmed |
A Study of GFP Frame Delineation Optimization Based on FPGA |
title_sort |
study of gfp frame delineation optimization based on fpga |
publishDate |
2008 |
url |
http://ndltd.ncl.edu.tw/handle/18934976357089342240 |
work_keys_str_mv |
AT chunyuanchiou astudyofgfpframedelineationoptimizationbasedonfpga AT qiūchūnyuán astudyofgfpframedelineationoptimizationbasedonfpga AT chunyuanchiou jīyúfpgazhīgfpxùnkuāngsōuxúnzuìjiāhuàdeyánjiū AT qiūchūnyuán jīyúfpgazhīgfpxùnkuāngsōuxúnzuìjiāhuàdeyánjiū AT chunyuanchiou studyofgfpframedelineationoptimizationbasedonfpga AT qiūchūnyuán studyofgfpframedelineationoptimizationbasedonfpga |
_version_ |
1718271278496874496 |