Design of Low Power Content Addressable Memory Based on Voltage Compared Match Line Sense Amplifier
碩士 === 國立臺灣大學 === 電機工程學研究所 === 96 === This thesis presents a novel architecture for content-addressable memory with low power feature. This design is based on a proposed voltage compared match line sense amplifier that changes the comparison voltage of CAM word circuit. According to reducing cells o...
Main Authors: | Yi-Shun Yang, 楊奕順 |
---|---|
Other Authors: | 賴飛羆 |
Format: | Others |
Language: | zh-TW |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/51315143864808154269 |
Similar Items
-
Two Novel Designs of Match-Line Sense Amplifiers for Content-Addressable Memory
by: Shih-Ju Tsai, et al.
Published: (2010) -
Low Power Match Line Design Used in Content Addressable Memory
by: Tung-Chi Wu, et al.
Published: (2018) -
Master-Slave Match-Line Circuit Design for Low-Power Content Addressable Memory
by: Ya-Chun Lin, et al.
Published: (2013) -
Design of Low-Power Content-Addressable Memories Using Segmented Match-Line Scheme
by: Bo-Ruei Lin, et al.
Published: (2014) -
Static Divided Word Matching Line for Low-Power Content-Addressable Memory Design
by: Chia-Hung Wei, et al.
Published: (2004)