FPGA Implementation of a Sinusoidal JitterMeasurement Technique
碩士 === 臺灣大學 === 電機工程學研究所 === 96 === This study is to implement an on-chip sinusoidal jitter testing technique for design for test (DfT) application. The proposed technique utilizes cumulative density function (CDF) based method to track the sinusoidal jitter, and applies post processing to enhance t...
Main Authors: | Yu-Tsung Liu, 劉育宗 |
---|---|
Other Authors: | Huang Jiun-Lang |
Format: | Others |
Language: | en_US |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/35873996799780096160 |
Similar Items
-
The FPGA implementation of a jitter measurement infrastructure IP
by: Yuan-Shuang Liu, et al. -
A Delay Line Based Design-for-Test Technique for Sinusoidal Jitter Measurement
by: Chia-Yuan Kuo, et al.
Published: (2006) -
Implementation of a Digital TRNG Using Jitter Based Multiple Entropy Source on FPGA
by: A. M. Garipcan, et al.
Published: (2019-09-01) -
Jitter Analysis and Implementation of Periodic Jitter Identification
by: 詹益豪
Published: (2003) -
Implementation of A BLDC Motor Driver with Sinusoidal Drive and Sinusoidal Regenerative Braking
by: LIU, CHUN-TING, et al.
Published: (2019)