Statistical Circuit Optimization using Simultaneous Gate and Wire Sizing
碩士 === 國立臺灣大學 === 電子工程學研究所 === 96 === Due to the technology scaling down, process variation has become a crucial challenge on both interconnect delay and reliability. To handle the process variation, statistical optimization has emerged as a popular technique for yield improvement. Both second-order...
Main Authors: | I-Jye Lin, 林依潔 |
---|---|
Other Authors: | 張耀文 |
Format: | Others |
Language: | en_US |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/60775478013903001331 |
Similar Items
-
THERMAL-DRIVEN INTERCONNECT OPTIMIZATIONBY SIMULTANEOUS GATE AND WIRE SIZING
by: Yi-Wei Lin, et al.
Published: (2004) -
Power-Gated Circuit Optimization with Multi-Bit Retention Register
by: Shu-Hung Lin, et al.
Published: (2014) -
Optimal Constrained Wire Sizing
by: Yu-Cheng Lee, et al.
Published: (2005) -
Design of LTPS Gate Driver Circuit and Simultaneous Emission Pixel Circuits for High-Resolution AMOLED Displays
by: Chin-HsienTseng, et al.
Published: (2018) -
Crosstalk and Delay Optimization by Using Wire Sizing and Perturbation
by: Meng-Huan Hsieh, et al.
Published: (1999)