Low Power, Fast Locking, and Wide-Range Delay-locked Loop for Clock Generator.
碩士 === 國立中山大學 === 資訊工程學系研究所 === 96 === This thesis presents a delay-locked loop of multi-band selector with wide-locking range and low power dissipation is presented. The architecture of the proposed delay-locked loop consists of phase frequency detector, charge pump, band selector, multi-controlled...
Main Authors: | Yi-hsi Hsu, 徐亦璽 |
---|---|
Other Authors: | Ko-Chi Kuo |
Format: | Others |
Language: | en_US |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/ej3xpb |
Similar Items
-
Wide Range Clock Generator Based On Multiplying Delay Lock Loop
by: Chi-Chao Lin, et al.
Published: (2008) -
Design of Fast-Locked Delay-Locked Loops With Wide-Range Detection
by: Ben-Young Wang, et al.
Published: (2014) -
Design of Delay-Locked Loop with Fast-Lock and Wide-Range Operation
by: Yu-Lung Lo, et al.
Published: (2003) -
A low-power fast-lock digital Delay-Locked Loop
by: Jyun-Cheng Lin, et al.
Published: (2007) -
Design and Implementation of Delay Locked Loop Clock Generator
by: Kuo-Chih Wen, et al.
Published: (2009)