A low hardware overhead bus circuit design for 3Gbps/ch on-chip data communication
碩士 === 國立交通大學 === 電機與控制工程系所 === 96 === This thesis proposes an optimal method to reduce the power consumption and area of global interconnects by buffer insertion. In order to balance the bandwidth, the power, and the area, the figure of merit is introduced to guide the design of the global intercon...
Main Authors: | Ying Hao Ma, 馬英豪 |
---|---|
Other Authors: | Chau Chin Su |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/27788145600469240230 |
Similar Items
-
25Gbps Equalizer and Clock and Data Recovery Circuit
by: Hong, Zheng-Hao, et al.
Published: (2013) -
Low Power Design for the 10Gbps Clock and Data Recovery Circuit
by: Tseng, I-Wei, et al.
Published: (2010) -
4-Gbps On-chip Interconnect Circuit in TSMC 0.18 μm Technology
by: Tsung-Yi Chou, et al.
Published: (2007) -
Low-Power Circuit Techniques for 8Gbps SerDes
by: Yang, Yi-Hung, et al.
Published: (2012) -
Low-power bus coding technologies for on-chip and off-chip bus connections
by: Chia-Hao Fang, et al.
Published: (2011)