An improved Interface Traps Profiling on the Study of Reliability in Strained CMOS Devices
碩士 === 國立交通大學 === 電子工程系所 === 96 === For the first time, an improved DC-IV measurement has been developed for the reliability study of devices with EOT down to 13A0, and also a new interface-trap lateral-profiling technique has been built. It can be used to accurately profile the interface traps dist...
Main Authors: | E Ray Hsieh, 謝易叡 |
---|---|
Other Authors: | Steve S. Chung |
Format: | Others |
Language: | en_US |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/08979804903200495387 |
Similar Items
-
The Random Dopants and Random Traps Induced Threshold Voltage Variations in Strained CMOS Devices
by: Cheng, Cheng-Ying, et al.
Published: (2010) -
Investigation of Hot Carrier Reliabilities in Strained-Silicon Nanoscale CMOS Devices
by: You-Ren Liu, et al.
Published: (2005) -
Impact of Interface Traps on Negative Capacitance Transistor: Device and Circuit Reliability
by: Om Prakash, et al.
Published: (2020-01-01) -
Detection of interface and bulk trap distribution and reliability analysis for advanced MOSFET devices
by: Lu, Chun Chang, et al.
Published: (2014) -
Strained Related Reliability Issues for CMOS Device of 65nmGeneration and Beyond
by: Da-Cheng Huang, et al.
Published: (2007)