Performance-Driven Obstacle-Avoiding Rectilinear Steiner Tree Construction
碩士 === 國立交通大學 === 資訊科學與工程研究所 === 96 === With technology scaling, interconnect delay has dominated circuit delay. Mean-while, modern System on Chip (SOC) design contains many obstacles such as IP cores, macro blocks, and pre-routed nets within the routing region. Most previous works on obstacle-avoid...
Main Authors: | Shu-Hsin Chang, 張書鑫 |
---|---|
Other Authors: | Yih-Lang Li |
Format: | Others |
Language: | en_US |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/15336727251669665982 |
Similar Items
-
Construction of Obstacles-Avoiding Rectilinear Steiner Tree
by: Chih-Wei Liao, et al.
Published: (2009) -
Obstacle-avoiding rectilinear Steiner tree.
Published: (2009) -
Efficient Obstacle-Avoiding Rectilinear Steiner Tree Construction
by: Chung-Wei Lin, et al.
Published: (2007) -
Parallel Algorithms for Obstacle-Avoiding Rectilinear Steiner Minimal Tree Construction
by: Cheng-Yuan Chang, et al. -
On Constructing Multi-Layer Obstacle-Avoiding Rectilinear Steiner Trees
by: Chiu, Yen-Chieh, et al.
Published: (2011)