A 10-Gb/s CMOS Clock and Data Recovery Circuit with Data-Deskew Buffers in the Closed Loop
碩士 === 國立交通大學 === 電機學院碩士在職專班電子與光電組 === 96 === This thesis proposes a data-deskew clock and data recovery (CDR) architecture for the on-chip multi-channel timing recovery. This CDR recovers the 10-Gb/s/ch burst data packet by adjusting the data delay in the digitally controlled delay line (DCDL). Aft...
Main Authors: | Chung Chieh Yang, 楊忠傑 |
---|---|
Other Authors: | Chau Chin Su |
Format: | Others |
Language: | en_US |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/59977775057034141555 |
Similar Items
-
Design of a Clock-Deskew Buffer Circuit for Chip-to-Chip Links
by: Ai-Jia Chuang, et al.
Published: (2012) -
The Design and Realization of Clock Deskew Buffer Circuit for High Speed Digital Signal
by: Lii, Jiunn-Hwa, et al.
Published: (1997) -
Design and Implementation of CMOS 10Gb/s Clock-and-Data Recovery Circuit for OC-192 System
by: Chia-Huang Fu, et al.
Published: (2004) -
1.5Gb/s Clock and Data Recovery Circuit
by: Chen, Jui-Ming, et al.
Published: (2011) -
Design of Clock-Deskewing Circuit with Fast-Locking Capability
by: WANG, SZU-PU, et al.
Published: (2019)