The Chip Design of Dual Logarithm Based Digital Signal Processor
碩士 === 國立暨南國際大學 === 電機工程學系 === 96 === In this study, we proposed a digital signal processor which supports dual logarithm based and use its specific instruction set to implement the speech recognition algorithm. We use hardware-software co-design methodology to optimize the processor architecture an...
Main Authors: | Ming-jhang ciou, 邱銘彰 |
---|---|
Other Authors: | Gin-Der Wu |
Format: | Others |
Language: | zh-TW |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/70624460802710182359 |
Similar Items
-
The Chip Design of Digital Signal Processor which Supports Logarithm Operator
by: Hong-Chi Ju, et al.
Published: (2007) -
The Chip Design of FFT-Based Dual-ALU Digital Signal Processor
by: Zhen-Wei Zhu, et al.
Published: (2007) -
Design and Analysis of Digit-Serial and Parallel Logarithmic Processors
by: Kai-xiang Chein, et al.
Published: (2014) -
The Chip Design of Floating point Digital Signal Processor for speech Recognition
by: Jia-Cheng Liu, et al.
Published: (2006) -
Design of Active Noise Control Based on Digital Signal Processor
by: Chih-Ming Wang, et al.
Published: (1994)