The Chip Design of Dual Logarithm Based Digital Signal Processor
碩士 === 國立暨南國際大學 === 電機工程學系 === 96 === In this study, we proposed a digital signal processor which supports dual logarithm based and use its specific instruction set to implement the speech recognition algorithm. We use hardware-software co-design methodology to optimize the processor architecture an...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | zh-TW |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/70624460802710182359 |
id |
ndltd-TW-096NCNU0442041 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-096NCNU04420412016-05-16T04:10:38Z http://ndltd.ncl.edu.tw/handle/70624460802710182359 The Chip Design of Dual Logarithm Based Digital Signal Processor 雙基底對數架構之數位訊號處理器晶片設計 Ming-jhang ciou 邱銘彰 碩士 國立暨南國際大學 電機工程學系 96 In this study, we proposed a digital signal processor which supports dual logarithm based and use its specific instruction set to implement the speech recognition algorithm. We use hardware-software co-design methodology to optimize the processor architecture and instruction set. In terms of architecture, the processor supports dual logarithm based operator. If the processor doesn’t support logarithm operator, we must use other method instead logarithm operator when using it. But it cost a lot of time and its resolution is not enough precise to we need. So we design a processor which supports logarithm operator to evaluate logarithm quickly and get more precise resolution. Finally, the total gate count of this processor is about 550,000 synthesized and estimated with TSMC 0.13 um standard library. The maximum clock frequency of this processor is about 50MHz. Gin-Der Wu 吳俊德 2008 學位論文 ; thesis 49 zh-TW |
collection |
NDLTD |
language |
zh-TW |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立暨南國際大學 === 電機工程學系 === 96 === In this study, we proposed a digital signal processor which supports dual logarithm based and use its specific instruction set to implement the speech recognition algorithm. We use hardware-software co-design methodology to optimize the processor architecture and instruction set. In terms of architecture, the processor supports dual logarithm based operator. If the processor doesn’t support logarithm operator, we must use other method instead logarithm operator when using it. But it cost a lot of time and its resolution is not enough precise to we need. So we design a processor which supports logarithm operator to evaluate logarithm quickly and get more precise resolution. Finally, the total gate count of this processor is about 550,000 synthesized and estimated with TSMC 0.13 um standard library. The maximum clock frequency of this processor is about 50MHz.
|
author2 |
Gin-Der Wu |
author_facet |
Gin-Der Wu Ming-jhang ciou 邱銘彰 |
author |
Ming-jhang ciou 邱銘彰 |
spellingShingle |
Ming-jhang ciou 邱銘彰 The Chip Design of Dual Logarithm Based Digital Signal Processor |
author_sort |
Ming-jhang ciou |
title |
The Chip Design of Dual Logarithm Based Digital Signal Processor |
title_short |
The Chip Design of Dual Logarithm Based Digital Signal Processor |
title_full |
The Chip Design of Dual Logarithm Based Digital Signal Processor |
title_fullStr |
The Chip Design of Dual Logarithm Based Digital Signal Processor |
title_full_unstemmed |
The Chip Design of Dual Logarithm Based Digital Signal Processor |
title_sort |
chip design of dual logarithm based digital signal processor |
publishDate |
2008 |
url |
http://ndltd.ncl.edu.tw/handle/70624460802710182359 |
work_keys_str_mv |
AT mingjhangciou thechipdesignofduallogarithmbaseddigitalsignalprocessor AT qiūmíngzhāng thechipdesignofduallogarithmbaseddigitalsignalprocessor AT mingjhangciou shuāngjīdǐduìshùjiàgòuzhīshùwèixùnhàochùlǐqìjīngpiànshèjì AT qiūmíngzhāng shuāngjīdǐduìshùjiàgòuzhīshùwèixùnhàochùlǐqìjīngpiànshèjì AT mingjhangciou chipdesignofduallogarithmbaseddigitalsignalprocessor AT qiūmíngzhāng chipdesignofduallogarithmbaseddigitalsignalprocessor |
_version_ |
1718269606814023680 |