A 3-V 28-mW 10-bit 20-MSample/s Pipeline ADC Without Using a Front-End Sample-and-Hold Amplifier
碩士 === 國立成功大學 === 電機工程學系碩博士班 === 96 === This thesis describes a low power 10-bit 20-MS/s pipeline analog-to-digital converter (ADC) implemented in TSMC double-poly four-metal 0.35-μm CMOS technology. A new configuration at the first pipeline stage avoids using a dedicated sample-and-hold amplifier (...
Main Authors: | Hou-lon Tsui, 徐浩麟 |
---|---|
Other Authors: | Chia-ling Wei |
Format: | Others |
Language: | en_US |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/37399629750489336062 |
Similar Items
-
A 3-V 28-mW 10-bit 20-MSample/s Pipeline ADC Without Using a Front-End Sample-and-Hold Amplifier
by: Hou-lon Tsui, et al.
Published: (2008) -
A 10-bit 50MSample/s Pipelined Analog-to-Digital Converter
by: Shih-Lin Huang, et al.
Published: (2005) -
An 8-bit 1.1-Msamples/s SAR ADC for CMOS image sensor
by: Li-Hao Liu, et al.
Published: (2007) -
A 1-V, 10BIT, 10MSAMPLE/S SWITCHED-OPAMP PIPELINED ADC USING OPAMP-SHARING TECHNIQUE
by: CHIN-MIN SHIH, et al.
Published: (2010) -
A LOW POWER, 1-V, 10-BIT, 10MSAMPLE/S PIPELINED ADC WITH LOADING-FREE AND OPAMP-SHARING TECHNIQUES
by: Pei-Hsin Chiu, et al.
Published: (2010)