Implementation of One-Tap RLS FDE Combined with Viterbi Decoder Using Channel State Information for DSRC Systems
碩士 === 長庚大學 === 電機工程學研究所 === 96 === In this paper, we focus on hardware implementation in FPGA for the receiver of Dedicated Short-Range Communications(DSRC) system. The hardware implementation includes novel one-tap frequency domain equalizer, De-mapping, De-interleaving, Viterbi decoder, and compa...
Main Authors: | Zong-Wei Lin, 林宗威 |
---|---|
Other Authors: | Y. A. Kao |
Format: | Others |
Published: |
2008
|
Online Access: | http://ndltd.ncl.edu.tw/handle/46461324376357000118 |
Similar Items
-
A Novel One-Tap Frequency Domain RLS Equalizer Combined with Viterbi Decoder Using Channel State Information in OFDM Systems
by: Chi-an Young, et al.
Published: (2006) -
The performance of an OFDM receiver with LMS-FDE for DSRC
by: Meng-Hsiang Lin, et al.
Published: (2006) -
The Modified One-Tap RLS Frequency Domain Equalizer Combined with Channel State Information for LDPC Decoder in OFDM Systems
by: Ming Yuan Hsiao, et al.
Published: (2011) -
A CD3-OFDM Receiver with LMS-FDE for DSRC
by: Han-Wei Chen, et al.
Published: (2006) -
Using the Weighting Value of One-Tap Frequency Domain LMS Equalizer as Channel State Information for Viterbi Decoder of OFDM systems
by: Chi-Ting Wu, et al.
Published: (2005)