Design of A Dual Port Wave Pipelined Static Random Access Memory
碩士 === 吳鳳技術學院 === 光機電暨材料研究所 === 95 === In this thesis, the design of a high speed static random access memory chip using dual-port wave-pipeline design method. This chip is designed according to the 0.35μm CMOS fabrication process rules. The distinguishing feature of our design is accomplished by ad...
Main Authors: | Wu Chin Chang, 吳錦昌 |
---|---|
Other Authors: | 趙敦華 |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/59059947880527436957 |
Similar Items
-
Static Random Access Memory
by: WUN,JHONG-YU, et al.
Published: (2016) -
Design of Wide-Range Static Random Access Memory
by: I-Chieh Su, et al.
Published: (2018) -
The Design of Static Random Access Memory (SRAM) Compiler
by: Lung-Feng Tsai, et al.
Published: (2009) -
Design of Irreversible Adiabatic Logic and Static Random Access Memory
by: Chi-Tong Hong, et al.
Published: (2008) -
Low-Power CMOS Static Random Access Memory Design
by: Huang, Chit-Keng, et al.
Published: (1998)