The Design and Verification of a Cache System IP Compatible with ARM922T Architecture
碩士 === 國立臺灣科技大學 === 電子工程系 === 95 === Cache is very important part in processor performance, in this thesis, a cache system compatible to ARM922T architecture and controlled by the Proto-ARM922 system coprocessor is proposed. Through this cache system, the bus access time for the processor is dramati...
Main Authors: | Wei-chen Wang, 王偉臣 |
---|---|
Other Authors: | Min-Bo Lin |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/43179437067065698710 |
Similar Items
-
The Design and Verification of a System Coprocessor IP Compatible with ARM922T Architecture
by: Hou-pin Su, et al.
Published: (2007) -
The Design and Verification of an ARM v4 Instruction Set Architecture Compatible Microprocessor IP
by: Lin, Jin-Ho, et al.
Published: (2005) -
The Design and Verification of an ARM v4 Instruction Set Architecture Compatible Memory-Management-Unit IP
by: Chung-yang Hsu, et al.
Published: (2007) -
The Design and Verification of an ARMv4T Instruction Set Architecture Compatible Microprocessor IP
by: Jhih-Jhong Fang, et al.
Published: (2009) -
The Design and Verification of an AMBA Compatible Dynamic Memory Controller IP
by: Wen-Quan Huang, et al.
Published: (2009)