Design and FPGA Implementation of DVB-T Baseband Receiver

碩士 === 國立中興大學 === 電機工程學系所 === 95 === The DVB-T system is similar to most of the prior digital communication systems. It is roughly divided into two major parts, one for channel coding/decoding, and the other for modulation/demodulation. In this thesis, an implementation of a baseband receiver for DV...

Full description

Bibliographic Details
Main Authors: Li-Jen Chang, 張力仁
Other Authors: 翁芳標
Format: Others
Language:en_US
Online Access:http://ndltd.ncl.edu.tw/handle/50367756895258291683
id ndltd-TW-095NCHU5441090
record_format oai_dc
spelling ndltd-TW-095NCHU54410902017-07-09T04:29:42Z http://ndltd.ncl.edu.tw/handle/50367756895258291683 Design and FPGA Implementation of DVB-T Baseband Receiver 數位電視地面廣播系統基頻接收機之設計與FPGA實現 Li-Jen Chang 張力仁 碩士 國立中興大學 電機工程學系所 95 The DVB-T system is similar to most of the prior digital communication systems. It is roughly divided into two major parts, one for channel coding/decoding, and the other for modulation/demodulation. In this thesis, an implementation of a baseband receiver for DVB-T systems is presented. The receiver includes FFT, deinterleavers, FECs, and descrambler. We utilize Matlab to establish a software system-level simulation environment and use this system simulation model to evaluate performance. Furthermore, we implement total system with Verilog HDL. The design process such as Verilog HDL programming, functional simulation, place and route, timing simulation and device programming are completed with Xilinx ISE 7.1i and ModelSim SE 6.0d. The circuit was implemented with the Xilinx Virtex-4 XC4VLX100-10FF1148C Field-Programmable Gate Array (FPGA) device on Xilinx HW-AFX-FF1148-400 proto board. 翁芳標 學位論文 ; thesis 48 en_US
collection NDLTD
language en_US
format Others
sources NDLTD
description 碩士 === 國立中興大學 === 電機工程學系所 === 95 === The DVB-T system is similar to most of the prior digital communication systems. It is roughly divided into two major parts, one for channel coding/decoding, and the other for modulation/demodulation. In this thesis, an implementation of a baseband receiver for DVB-T systems is presented. The receiver includes FFT, deinterleavers, FECs, and descrambler. We utilize Matlab to establish a software system-level simulation environment and use this system simulation model to evaluate performance. Furthermore, we implement total system with Verilog HDL. The design process such as Verilog HDL programming, functional simulation, place and route, timing simulation and device programming are completed with Xilinx ISE 7.1i and ModelSim SE 6.0d. The circuit was implemented with the Xilinx Virtex-4 XC4VLX100-10FF1148C Field-Programmable Gate Array (FPGA) device on Xilinx HW-AFX-FF1148-400 proto board.
author2 翁芳標
author_facet 翁芳標
Li-Jen Chang
張力仁
author Li-Jen Chang
張力仁
spellingShingle Li-Jen Chang
張力仁
Design and FPGA Implementation of DVB-T Baseband Receiver
author_sort Li-Jen Chang
title Design and FPGA Implementation of DVB-T Baseband Receiver
title_short Design and FPGA Implementation of DVB-T Baseband Receiver
title_full Design and FPGA Implementation of DVB-T Baseband Receiver
title_fullStr Design and FPGA Implementation of DVB-T Baseband Receiver
title_full_unstemmed Design and FPGA Implementation of DVB-T Baseband Receiver
title_sort design and fpga implementation of dvb-t baseband receiver
url http://ndltd.ncl.edu.tw/handle/50367756895258291683
work_keys_str_mv AT lijenchang designandfpgaimplementationofdvbtbasebandreceiver
AT zhānglìrén designandfpgaimplementationofdvbtbasebandreceiver
AT lijenchang shùwèidiànshìdemiànguǎngbōxìtǒngjīpínjiēshōujīzhīshèjìyǔfpgashíxiàn
AT zhānglìrén shùwèidiànshìdemiànguǎngbōxìtǒngjīpínjiēshōujīzhīshèjìyǔfpgashíxiàn
_version_ 1718493881059770368