Design of a 64-bit Versatile Cost-Effective Hybrid Floating-Point/LNS Arithmetic Processor
碩士 === 逢甲大學 === 資訊工程所 === 95 === In this research we proposed a 64-bit hybrid Floating-Point/LNS arithmetic processor based on a 32-bit hybrid Floating-Point/LNS arithmetic processor, and our research goal is to improve its performance and reduce its hardware cost. This hybrid FLP/LNS processor can...
Main Authors: | Chih-Chier Hsiao, 蕭志傑 |
---|---|
Other Authors: | Chichyang Chen |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/14050223543464692132 |
Similar Items
-
Implementation of Speech Recognition with Floating-Point and LNS Arithmetic in SOPC System
by: Heng-Sheng Shen, et al. -
A Comparative Study of Short Word-Length Fixed-Point, Floating-Point, and LNS Arithmetic Units
by: Chih-Hsiang Liu, et al.
Published: (2005) -
A Comparative Study of Short Word-Length LNS and Floating-Point Number System Arithmetic
by: Chih-yen Fan, et al.
Published: (2007) -
Fast, area-efficient 32-bit LNS for computer arithmetic operations
by: Che Ismail, Rizalafande
Published: (2012) -
ASIC Design and Implementation of 32-Bit LNS Addition and Subtraction Processor
by: Peng, Yi Xiong, et al.
Published: (1994)