Fault-Tolerant Verification Platform for Systems Modeled at High Level of Abstraction
碩士 === 中華大學 === 資訊工程學系(所) === 95 === As system-on-chip (SoC) becomes more and more complicated, and contains a large number of transistors, the SoC could encounter the reliability problem due to the increased likelihood of faults or radiation-induced soft errors when the chip fabrication enters the...
Main Authors: | Geng-Wei Wu, 吳耿偉 |
---|---|
Other Authors: | Yung-Yuan Chen |
Format: | Others |
Language: | zh-TW |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/49022250262663973084 |
Similar Items
-
Verification Flow of Fault-Tolerant Design at Behavioral Level
by: Chao-Sung Yeh, et al.
Published: (2006) -
Verification of Fault-Tolerant Clock Synchronization Systems
by: Miner, Paul S.
Published: (1992) -
Combining abstraction with Byzantine fault-tolerance
by: Rodrigues, Rodrigo Seromenho Miragaia, 1975-
Published: (2014) -
A multi-abstraction level platform for the validation and verification of complex digital designs
by: Boland, Jean-François
Published: (2007) -
Multiple-Level Fault Injection Tool Development and Verification Flow in SystemC Design Platform
by: Jian-Min Peng, et al.
Published: (2008)