A Design and Analysis of High-End RISC Architecture @ 350MHz
碩士 === 國立中正大學 === 資訊工程所 === 95 === In embedded system, the RISC processor could support several requirements. Furthermore, a well design RISC processor that will improve the quantity of effect of processes execution. However, if we want to increase the performance of RISC processor, we have to incre...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2007
|
Online Access: | http://ndltd.ncl.edu.tw/handle/13201242559240995662 |
id |
ndltd-TW-095CCU05392058 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-095CCU053920582015-10-13T11:31:38Z http://ndltd.ncl.edu.tw/handle/13201242559240995662 A Design and Analysis of High-End RISC Architecture @ 350MHz 高效能精簡指令集運算架構的設計與分析 Ming-Ku Chang 張鳴谷 碩士 國立中正大學 資訊工程所 95 In embedded system, the RISC processor could support several requirements. Furthermore, a well design RISC processor that will improve the quantity of effect of processes execution. However, if we want to increase the performance of RISC processor, we have to increase frequency. The best choice is to add more pipelines for high frequency. The more pipelines will increase the quantity of design of complexity. This situation will more and more critical if we need higher frequency. In this thesis, we support a design flow to simplify RISC processor design. That includes several kinds of problem and solution. Furthermore, we support many kinds of data to prove the correctness of analysis and implementation. Finally, we will show the performance of whole RISC architecture. That has high IPC and frequency. We are satisfied the outcome. Tien-Fu Chen 陳添福 2007 學位論文 ; thesis 52 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立中正大學 === 資訊工程所 === 95 === In embedded system, the RISC processor could support several requirements. Furthermore, a well design RISC processor that will improve the quantity of effect of processes execution. However, if we want to increase the performance of RISC processor, we have to increase frequency. The best choice is to add more pipelines for high frequency. The more pipelines will increase the quantity of design of complexity. This situation will more and more critical if we need higher frequency.
In this thesis, we support a design flow to simplify RISC processor design. That includes several kinds of problem and solution. Furthermore, we support many kinds of data to prove the correctness of analysis and implementation. Finally, we will show the performance of whole RISC architecture. That has high IPC and frequency. We are satisfied the outcome.
|
author2 |
Tien-Fu Chen |
author_facet |
Tien-Fu Chen Ming-Ku Chang 張鳴谷 |
author |
Ming-Ku Chang 張鳴谷 |
spellingShingle |
Ming-Ku Chang 張鳴谷 A Design and Analysis of High-End RISC Architecture @ 350MHz |
author_sort |
Ming-Ku Chang |
title |
A Design and Analysis of High-End RISC Architecture @ 350MHz |
title_short |
A Design and Analysis of High-End RISC Architecture @ 350MHz |
title_full |
A Design and Analysis of High-End RISC Architecture @ 350MHz |
title_fullStr |
A Design and Analysis of High-End RISC Architecture @ 350MHz |
title_full_unstemmed |
A Design and Analysis of High-End RISC Architecture @ 350MHz |
title_sort |
design and analysis of high-end risc architecture @ 350mhz |
publishDate |
2007 |
url |
http://ndltd.ncl.edu.tw/handle/13201242559240995662 |
work_keys_str_mv |
AT mingkuchang adesignandanalysisofhighendriscarchitecture350mhz AT zhāngmínggǔ adesignandanalysisofhighendriscarchitecture350mhz AT mingkuchang gāoxiàonéngjīngjiǎnzhǐlìngjíyùnsuànjiàgòudeshèjìyǔfēnxī AT zhāngmínggǔ gāoxiàonéngjīngjiǎnzhǐlìngjíyùnsuànjiàgòudeshèjìyǔfēnxī AT mingkuchang designandanalysisofhighendriscarchitecture350mhz AT zhāngmínggǔ designandanalysisofhighendriscarchitecture350mhz |
_version_ |
1716845059978035200 |