An Adjustable Pulsewidth of High Speed Digital Pulsewidth Locked Loop
碩士 === 國立雲林科技大學 === 電子與資訊工程研究所 === 94 === This thesis proposed a new circuit architecture that solves the pulse-width quality problem of the high-speed digital-system-chip clock signal. From pervious studies, high-speed pulse-width control can divide into two kinds of circuit structures. Firstly, t...
Main Authors: | Jia-shuo Liang, 梁嘉碩 |
---|---|
Other Authors: | Po-hui Yang |
Format: | Others |
Language: | zh-TW |
Published: |
2006
|
Online Access: | http://ndltd.ncl.edu.tw/handle/57256765861483334592 |
Similar Items
-
A Fast Digital Duty Cycle Detection and Pulsewidth Generator Pulsewidth Lock Loops
by: Kai-shun Lin, et al.
Published: (2012) -
A New Low-Power All-Digital Pulsewidth-Locked-Loop
by: You-Wei Yeh, et al.
Published: (2003) -
A Fast Locking All Digital Pulsewidth Locked Loops with Cyclic Pulse Generator
by: Cheng-Hsi Tsai, et al.
Published: (2009) -
Design of Pulsewidth Control Loop with a Built-In Delay-Lock Loop
by: Wen-Wei Zhou, et al.
Published: (2006) -
An All Digital Pulsewidth Locked Loops Using Recyclable Sampling Detection Technique
by: Ming-Jau Shiau, et al.
Published: (2008)