A Priority Assignment Strategy of Processing Elements over an On-Chip Bus
碩士 === 國立臺灣大學 === 資訊工程學研究所 === 94 === The number of bus transactions in multimedia SoC grows significantly in recent years. Because of different timing requirements for different applications, how to find a proper priority assignment for processing elements (PEs) of SoC becomes very challenging. In...
Main Authors: | Song-Jian Tang, 唐松見 |
---|---|
Other Authors: | Tei-Wei Kuo |
Format: | Others |
Language: | en_US |
Online Access: | http://ndltd.ncl.edu.tw/handle/61159618652418753863 |
Similar Items
-
Distributed arbitration scheme for on‐chip CDMA bus with dynamic codeword assignment
by: Tatjana R. Nikolic, et al.
Published: (2020-11-01) -
Evaluation of bus priority strategies for BRT operations
by: Matías Alemán, Anna C
Published: (2013) -
The bus signal priority control strategy applying in the interection whthout bus stop
by: Yen, Jam-Fone, et al.
Published: (1997) -
Transport Operations Research : Bus Priorities in Contingency Planning and a Capacity Restraint Micro-Assignment Model
by: Matsoukis, E. C.
Published: (1978) -
Simulating advanced bus priority strategies at traffic signals
by: Shrestha, Birendra Prasad
Published: (2003)