High Fault Coverage Built In Self Test for PLLs
碩士 === 國立清華大學 === 電機工程學系 === 94 === ABSTRACT This thesis proposes a method for phase-locked loop detection. PLL plays a very important role in communication systems in present times, such as low-jitter PLL-based frequency synthesizer、clock recovery and synchronization. For the PLL, to improve the yi...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2006
|
Online Access: | http://ndltd.ncl.edu.tw/handle/46685730762423297089 |
id |
ndltd-TW-094NTHU5442037 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-094NTHU54420372015-12-16T04:39:04Z http://ndltd.ncl.edu.tw/handle/46685730762423297089 High Fault Coverage Built In Self Test for PLLs 鎖相迴路之高錯誤診斷率自我測試電路 Chien-Han Lin 林建翰 碩士 國立清華大學 電機工程學系 94 ABSTRACT This thesis proposes a method for phase-locked loop detection. PLL plays a very important role in communication systems in present times, such as low-jitter PLL-based frequency synthesizer、clock recovery and synchronization. For the PLL, to improve the yield and achieve cost reduction, it is important to detect the faulty block when it does not meet the specifications as expected. Unlike in the domain of digital IC testing, where structural test methods such as scan-tests and build-in self testing (BIST) have become a common practice, testing of mixed-signal ICs in a structured way is still in its infancy. Thus is, an effective built-in self test (BIST) structure of a PLL in digital applications is presented in this thesis. In this thesis, a BIST approach is presented for locating structural fault model in PLL blocks including VCO, Divider-By-N block, Loop Filter, Phase Detector and Charge-Pump. By applying exiting elements of PLLs to test and measure, the proposed BIST circuit that is verified by the simulation in a 0.18um CMOS process has the advantages of small area overhead and 99.72% fault coverage. Tsin-Yuan Chang 張慶元 2006 學位論文 ; thesis 65 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立清華大學 === 電機工程學系 === 94 === ABSTRACT This thesis proposes a method for phase-locked loop detection. PLL plays a very important role in communication systems in present times, such as low-jitter PLL-based frequency synthesizer、clock recovery and synchronization. For the PLL, to improve the yield and achieve cost reduction, it is important to detect the faulty block when it does not meet the specifications as expected. Unlike in the domain of digital IC testing, where structural test methods such as scan-tests and build-in self testing (BIST) have become a common practice, testing of mixed-signal ICs in a structured way is still in its infancy. Thus is, an effective built-in self test (BIST) structure of a PLL in digital applications is presented in this thesis. In this thesis, a BIST approach is presented for locating structural fault model in PLL blocks including VCO, Divider-By-N block, Loop Filter, Phase Detector and Charge-Pump. By applying exiting elements of PLLs to test and measure, the proposed BIST circuit that is verified by the simulation in a 0.18um CMOS process has the advantages of small area overhead and 99.72% fault coverage.
|
author2 |
Tsin-Yuan Chang |
author_facet |
Tsin-Yuan Chang Chien-Han Lin 林建翰 |
author |
Chien-Han Lin 林建翰 |
spellingShingle |
Chien-Han Lin 林建翰 High Fault Coverage Built In Self Test for PLLs |
author_sort |
Chien-Han Lin |
title |
High Fault Coverage Built In Self Test for PLLs |
title_short |
High Fault Coverage Built In Self Test for PLLs |
title_full |
High Fault Coverage Built In Self Test for PLLs |
title_fullStr |
High Fault Coverage Built In Self Test for PLLs |
title_full_unstemmed |
High Fault Coverage Built In Self Test for PLLs |
title_sort |
high fault coverage built in self test for plls |
publishDate |
2006 |
url |
http://ndltd.ncl.edu.tw/handle/46685730762423297089 |
work_keys_str_mv |
AT chienhanlin highfaultcoveragebuiltinselftestforplls AT línjiànhàn highfaultcoveragebuiltinselftestforplls AT chienhanlin suǒxiānghuílùzhīgāocuòwùzhěnduànlǜzìwǒcèshìdiànlù AT línjiànhàn suǒxiānghuílùzhīgāocuòwùzhěnduànlǜzìwǒcèshìdiànlù |
_version_ |
1718152127887441920 |