The Design and Analysis of a CMOS 8bit 50MS/s Pipelined Analog-to-Digital Converter
碩士 === 國立交通大學 === 電子工程系所 === 94 === The thesis describes the design of a 3.3 V, 8-bit, 50M sample/s CMOS pipelined analog-to-digital converter (ADC) implemented by simulation with 0.35um double-poly four-metal process. The component in the ADC is the residue amplifier, the dynamic comparator, the fl...
Main Authors: | Chih-Peng Hsia, 夏志朋 |
---|---|
Other Authors: | Jiin-Chuan Wu |
Format: | Others |
Language: | en_US |
Published: |
2005
|
Online Access: | http://ndltd.ncl.edu.tw/handle/4zw5xs |
Similar Items
-
A 8-BIT 50-MS/s CMOS PIPELINE ANALOG TO DIGITAL CONVERTER
by: Huan-Ting Zhou, et al.
Published: (2008) -
Design of 10-bit 50MS/s Pipelined Analog-to-Digital Converter
by: Hsiao-Cheng Chiang, et al.
Published: (2010) -
The Design and Analysis of a CMOS 8bit 40MS/s Pipelined Analog-to-Digital Converter
by: Chen,Cheng-Jui, et al.
Published: (2004) -
The Design and Implementation of an 8-bit CMOS Pipelined Analog-to-Digital Converter
by: Uen Shyh-Bin, et al.
Published: (1998) -
A 1.8V 10-Bit 100MS/s CMOS Pipeline Analog-to-Digital Converter
by: Chia-Hua Chang, et al.
Published: (2004)