Wakeup Logic Optimizations and Trade-off in High-performance Superscalar Processors
博士 === 國立成功大學 === 電機工程學系碩博士班 === 94 === In a high-performance superscalar processor, the dynamic instruction scheduler often comes with poor scalability and high complexity due to the expensive instruction wakeup operation. This thesis presents three optimizations for wakeup logic to improve the pow...
Main Authors: | Kuo-Su Hsiao, 蕭國樹 |
---|---|
Other Authors: | Chung-Ho Chen |
Format: | Others |
Language: | en_US |
Published: |
2006
|
Online Access: | http://ndltd.ncl.edu.tw/handle/31350162196367680486 |
Similar Items
-
Implementation and comparison of two wakeup logic for out-of-order superscalar microprocessors
by: Lee, Hsien-Yen
Published: (2012) -
Dynamic branch prediction in high performance superscalar processors
by: Egan, Colin
Published: (2000) -
Block Based Fetch Engine for SuperScalar Processor
by: Zheng Kuo Wu, et al.
Published: (2002) -
An Issue Logic for Superscalar Microprocessors
by: Feng-Jiann Shiao, et al.
Published: (2003) -
Speculative Vectorization for Superscalar Processors
by: Pajuelo González, Manuel A. (Manuel Alejandro)
Published: (2005)