Design and Implementation of Low Noise Amplifier for 3 to 6 GHz UWB Application
碩士 === 國立成功大學 === 微電子工程研究所碩博士班 === 94 === The thesis uses TSMC 0.18 1P6M CMOS process to design and implement the “ four to six GHz LNA ”, “ three to six GHz LNA ”, and “ three to seven GHz LNA. ” The simulate results for Noise Figure(NF)of the three chips are all lower than 5 dB, and S11 or S22 ar...
Main Authors: | Chang-Hung Chien, 簡彰宏 |
---|---|
Other Authors: | Yeong-Her Wang |
Format: | Others |
Language: | zh-TW |
Published: |
2006
|
Online Access: | http://ndltd.ncl.edu.tw/handle/10564918503258894547 |
Similar Items
-
Design and Implementation of 3.1-10.6 GHz UWB, 24-GHz, and 53-GHz CMOS Low Noise Amplifiers
by: Hung-Yu Yang, et al.
Published: (2008) -
A 6~10 GHz UWB Low Noise Amplifier
by: chen-kang chou, et al.
Published: (2012) -
Design and Implementation of 3.1-10.6 GHz UWB, 24-GHz, and V-Band CMOS Low Noise Amplifiers
by: Yi-Ting Chiu, et al.
Published: (2009) -
3.1-10.6 GHz UWB CMOS Low-noise Amplifier
by: Chia-Kuo Ma, et al.
Published: (2008) -
A 3.1~10.6 GHz UWB Low Noise Amplifier
by: Yi-Lung Hsieh, et al.
Published: (2011)