Design of Clock and Data Recovery Circuits Using aPhase-realignment Oscillation Technique
碩士 === 國立中興大學 === 電機工程學系所 === 94 === The goal of this thesis is to use a standard CMOS process to implement clock and data recovery circuits (CDRs) with an open-loop type,direct data injection lock phase realignment technique. The functions of frequency and phase locking both could be attained witho...
Main Authors: | Ken-Hao Chang, 張耿豪 |
---|---|
Other Authors: | 楊清淵 |
Format: | Others |
Language: | zh-TW |
Online Access: | http://ndltd.ncl.edu.tw/handle/17805701905393708373 |
Similar Items
-
25Gbps Equalizer and Clock and Data Recovery Circuit
by: Hong, Zheng-Hao, et al.
Published: (2013) -
A Quarter Rate Clock and Data Recovery Circuit
by: You-Chun Chang, et al.
Published: (2010) -
THE DESIGN OF PLL-BASED FREQUENCY SYNTHESIZER AND CLOCK/DATA RECOVERY CIRCUIT
by: Chang-Ping Chang, et al.
Published: (2004) -
THE DESIGN OF PLL-BASED FREQUENCY SYNTHESIZER AND CLOCK/DATA RECOVERY CIRCUIT
by: Chang-Ping Chang, et al.
Published: (2004) -
Design and Implementation of Clock and Data Recovery Circuit
by: Zong-Jin Yang, et al.
Published: (2006)