Design of Power-saving Analogy-to-Digital Converter Applying to IEEE 802.11a WLAN
碩士 === 中華大學 === 電機工程學系碩士班 === 94 === This paper is on designing 10-bit, 40MS/s CMOS pipelined power-saving analog-to-digital converter applying to the system of IEEE 802.11a. Firstly, we know that most power consumption of ADC takes place at OTA itself, so decreasing the current consumption of OTA i...
Main Authors: | Hsin-kai Huang, 黃信凱 |
---|---|
Other Authors: | Ching-Cheng Tien |
Format: | Others |
Language: | zh-TW |
Published: |
2006
|
Online Access: | http://ndltd.ncl.edu.tw/handle/28492861782608408939 |
Similar Items
-
A design of analog-to-digital converter for IEEE 802.11a WLAN system
by: Chun-Kuei Chiu, et al.
Published: (2006) -
Design of a pipelined analog to digital converter for IEEE 802.11a WLAN
by: 呂宗憲
Published: (2004) -
A design of Analog-to-Digital Converter for IEEE 802.11a WLAN system
by: Tzu Yen Hsu, et al.
Published: (2007) -
Analog to Digital Converter for 802.11a WLAN
by: 林佳柏
Published: (2003) -
Design of Power Saving Protocols for IEEE 802.11 WLANs and IEEE 802.16e WMANs
by: Shih-Chang Huang, et al.
Published: (2008)