A 10 Bit 40MS/s Pipelined Analog-to-Digital Converter for WiMax Systems
碩士 === 中華大學 === 電機工程學系碩士班 === 94 === This work describes an analog-to-digital converter which has 10 bit resolutions and 40MHz sampling rate. This analog-to-digital (ADC) converter is used nine-stage pipelined and fully differential structure. Because of the digital error correction is adopted in th...
Main Authors: | Wei-Zhi Liao, 廖偉智 |
---|---|
Other Authors: | Ching-Cheng Tien |
Format: | Others |
Language: | zh-TW |
Published: |
2006
|
Online Access: | http://ndltd.ncl.edu.tw/handle/74906275263764252858 |
Similar Items
-
10-BIT 40-MS/S PIPELINE ANALOG TO DIGITAL CONVERTER
by: Shih-Sing Huang, et al.
Published: (2008) -
10-bit 100MS/s Pipeline Analog to Digital Converter
by: Cheng-Yuan Ku, et al.
Published: (2012) -
Design of 10-bit 50MS/s Pipelined Analog-to-Digital Converter
by: Hsiao-Cheng Chiang, et al.
Published: (2010) -
Low Voltage Analog Baseband for WiMAX
by: Tze-Huei Kao, et al.
Published: (2006) -
Design of a 10-Bit 100MS/s Pipeline Analog to Digital Converter
by: YI-Shun Huang, et al.
Published: (2015)