A design of analog-to-digital converter for IEEE 802.11a WLAN system
碩士 === 中華大學 === 電機工程學系(所) === 94 === This work describes an analog-to-digital converter which has 10 bit resolutions and 40MHz sampling rate. This analog-to-digital (ADC) converter is used nine-stage pipelined and fully differential structure. Because of the digital error correction is adopted in th...
Main Authors: | Chun-Kuei Chiu, 邱俊貴 |
---|---|
Other Authors: | 田慶誠 |
Format: | Others |
Language: | zh-TW |
Published: |
2006
|
Online Access: | http://ndltd.ncl.edu.tw/handle/15120230183704361800 |
Similar Items
-
Design of a pipelined analog to digital converter for IEEE 802.11a WLAN
by: 呂宗憲
Published: (2004) -
A design of Analog-to-Digital Converter for IEEE 802.11a WLAN system
by: Tzu Yen Hsu, et al.
Published: (2007) -
The Research and Analysis of IEEE802.11a and IEEE 802.11g Under WLAN
by: chang jung-kuei, et al.
Published: (2005) -
Design of Power-saving Analogy-to-Digital Converter Applying to IEEE 802.11a WLAN
by: Hsin-kai Huang, et al.
Published: (2006) -
Analog to Digital Converter for 802.11a WLAN
by: 林佳柏
Published: (2003)