Feasibility Study of HOY─A Wireless Test Methodology for VLSI Chips and Wafers
碩士 === 國立清華大學 === 電機工程學系 === 93 === As we enter the deep submicron age, the continuous improvement of manufacturing technologies has made SoC possible. However, it also brings a lot of challenges in testing. Higher pin count will make it more difficult to probe the dies on the wafer. At speed test i...
Main Authors: | Po-Kai Chen, 陳博凱 |
---|---|
Other Authors: | Cheng-Wen Wu |
Format: | Others |
Language: | en_US |
Online Access: | http://ndltd.ncl.edu.tw/handle/67103063763164758352 |
Similar Items
-
Economic Analysis of the HOY Wireless Test Methodology
by: Hsing, Yu-Tsao, et al.
Published: (2009) -
Test Cost Reduction Methodology for Integrated Fan-Out Wafer Level Chip Scale Package
by: Wang, Kai Li, et al.
Published: (2015) -
Area and Test Cost Reduction for HOY Wireless Test System Using System-Level Design Techniques
by: Chun-Kai Hsu, et al.
Published: (2008) -
Test Program Generator for HOY Wireless Testing System
by: Jian-Jhang Huang, et al.
Published: (2008) -
Feasibility Study on Pollutant Degradation of Subsurface Constructed Wetland by Wasted Rubber Tire Chips
by: Po-Kai Chen, et al.
Published: (2009)