Design of Low-Jitter Adaptive Bandwidth PLL Based on Self-Biased Techniques
碩士 === 國立中央大學 === 電機工程研究所 === 93 === When the efficiency of the speed with the very large-scale integrated (VLSI) circuit increases fast, there are more and more transistors in the unit area, because of these, the timing delay is promoted relatively. The accurate clock is necessary in chip design, e...
Main Authors: | Ching-Wen Lai, 賴敬文 |
---|---|
Other Authors: | Kuo-Hsing Cheng |
Format: | Others |
Language: | en_US |
Published: |
2005
|
Online Access: | http://ndltd.ncl.edu.tw/handle/78895657415766774608 |
Similar Items
-
A Digital Control Adaptive PLL with Bandwidth Control Unit and Jitter Measurement BIST
by: Min-Hung Hu, et al.
Published: (2007) -
Design of A PLL with Fast-Lock and Low Jitter
by: SHAO-KU KAO, et al.
Published: (2002) -
Design of a low jitter digital PLL with low input frequency
by: Jung, Seokmin
Published: (2012) -
PLL with On-Chip Jitter Measurement
by: Jun-Jia Chen, et al.
Published: (2001) -
GHz PLL with Built-In Jitter Test Design
by: Shu-Yu Jiang, et al.
Published: (2003)