Design and Analysis of Multiphase DLL-based Frequency Multipliers
碩士 === 國立中央大學 === 電機工程研究所 === 93 === Delay-Locked Loops (DLLs) have been widely used for clock deskew in stead of Phase-Locked Loop (PLLs) because of easy design and inherent stable. In nowadays, more and more applications, such as local oscillator and clock generator where only used with PLL in the...
Main Authors: | Shu-Ming Chang, 張書銘 |
---|---|
Other Authors: | Kuo-Hsing Cheng |
Format: | Others |
Language: | en_US |
Published: |
2005
|
Online Access: | http://ndltd.ncl.edu.tw/handle/59890805564531279758 |
Similar Items
-
Design of a DLL-based Frequency Multiplier
by: Wei-Syun Yu, et al.
Published: (2010) -
Frequency Multiplier Based on DLL Technique
by: De. Wei. Liu, et al.
Published: (2008) -
A DLL-Based Frequency Multiplier for MBOA-UWB System
by: Keng-Jan Hsiao, et al.
Published: (2005) -
Design of a Fast-Locking DLL-Based Frequency Multiplier for Wide-Range Operation
by: Ching-Shan Chien, et al.
Published: (2007) -
Programmable DLL-based Frequency Multiplier and A ROM-less Direct Digital Frequency Synthesizer
by: Hsien-Chih She, et al.
Published: (2002)