Low Power Floorplanning/Placement Methodology Considering Performance Constraints and Voltage Islands Generation
碩士 === 國立交通大學 === 電子工程系所 === 93 === Using voltage island methodology to reduce power consumption for System-on-a-Chip (SoC) designs becomes more and more popular recently. At present, this approach is mostly considered in system-level architecture. For hierarchical design and reuse intellectual prop...
Main Author: | 呂敏菁 |
---|---|
Other Authors: | Hung-Ming Chen |
Format: | Others |
Language: | en_US |
Published: |
2005
|
Online Access: | http://ndltd.ncl.edu.tw/handle/yfjjb5 |
Similar Items
-
Low power floorplanning methodology considering voltage island generation
by: Li, Houng-Yi, et al.
Published: (2009) -
Voltage-Island Driven Floorplanning Methodology with Fixed-outline Constraint
by: Ji-HengWu, et al.
Published: (2014) -
Power Distribution with Placement Constraints in Floorplanning
by: Kuo-Sheng Wu, et al.
Published: (2005) -
Module Based Floorplanning Methodology to Satisfy Voltage Island and Fixed Outline Constraints
by: Srinath Balasubramanian, et al.
Published: (2018-11-01) -
Voltage island-driven floorplanning.
Published: (2008)