High-Speed and Low-Power Multiplier-Accumulator Micro-Architecture and Circuit Design
碩士 === 國立交通大學 === 電子工程系所 === 93 === A power-speed optimization technique of circuit level for a datapath of processors is proposed in this thesis. By using efficient multiplication algorithms, a high-speed multiplier-accumulator micro-architecture is designed in this thesis. According to this high-s...
Main Authors: | Shu-Hsuan Lin, 林書玄 |
---|---|
Other Authors: | Wei Hwang |
Format: | Others |
Language: | en_US |
Published: |
2004
|
Online Access: | http://ndltd.ncl.edu.tw/handle/68062221088208250298 |
Similar Items
-
High-Speed and Low-Power SIMD Multipliers
by: Yuan-Ting Fu, et al. -
High-Speed and Low-Power SIMD Multipliers
by: Yuan-Ting Fu, et al.
Published: (2005) -
Analysis and Comparison of Adders and Multipliers for Low Power High Speed Design
by: Wang, Peng Cheng, et al.
Published: (1996) -
System Architecture Optimizations for Low-Power Multicore SOCs
by: Chou, Shu-Hsuan, et al.
Published: (2011) -
A High-speed Architecture for Recursive Multipliers
by: Yao-Ting Huang, et al.
Published: (2014)