A System-On-a-Chip Design Enhanced with PCI-Bus for State Estimation System

碩士 === 國立成功大學 === 電機工程學系碩博士班 === 93 ===  With the fast development of modern industry, electricity demand is seen highly increased nowadays. The provision of electric power of high quality is thus deemed more important, hence motivating the study of this thesis that is aimed at solving the state est...

Full description

Bibliographic Details
Main Authors: Yi-Cheng Chen, 陳奕呈
Other Authors: Shyh-Jier Huang
Format: Others
Language:zh-TW
Published: 2005
Online Access:http://ndltd.ncl.edu.tw/handle/94282017218220689469
id ndltd-TW-093NCKU5442022
record_format oai_dc
spelling ndltd-TW-093NCKU54420222017-06-11T04:32:54Z http://ndltd.ncl.edu.tw/handle/94282017218220689469 A System-On-a-Chip Design Enhanced with PCI-Bus for State Estimation System 輔以系統晶片之設計建構適用於PCI匯流排之狀態估測系統 Yi-Cheng Chen 陳奕呈 碩士 國立成功大學 電機工程學系碩博士班 93  With the fast development of modern industry, electricity demand is seen highly increased nowadays. The provision of electric power of high quality is thus deemed more important, hence motivating the study of this thesis that is aimed at solving the state estimation with a more efficient strategy. Based on such a goal, the hardware realization of state estimation is proposed where the field programmable gate array (FPGA) integrated with the concept of system-on-a-chip is employed. Meanwhile, the PCI bridge circuit as well as the Nios II processor is also combined in the proposed structure with the anticipation of reaching a state estimation system suitable for the PCI bus. The proposed system has been tested through the simulation validation. Test results have confirmed that the proposed approach is capable of grasping the states of a power system, which would be also beneficial for the increment of power system reliability, ensuring a supplying power of high quality. Shyh-Jier Huang 黃世杰 2005 學位論文 ; thesis 87 zh-TW
collection NDLTD
language zh-TW
format Others
sources NDLTD
description 碩士 === 國立成功大學 === 電機工程學系碩博士班 === 93 ===  With the fast development of modern industry, electricity demand is seen highly increased nowadays. The provision of electric power of high quality is thus deemed more important, hence motivating the study of this thesis that is aimed at solving the state estimation with a more efficient strategy. Based on such a goal, the hardware realization of state estimation is proposed where the field programmable gate array (FPGA) integrated with the concept of system-on-a-chip is employed. Meanwhile, the PCI bridge circuit as well as the Nios II processor is also combined in the proposed structure with the anticipation of reaching a state estimation system suitable for the PCI bus. The proposed system has been tested through the simulation validation. Test results have confirmed that the proposed approach is capable of grasping the states of a power system, which would be also beneficial for the increment of power system reliability, ensuring a supplying power of high quality.
author2 Shyh-Jier Huang
author_facet Shyh-Jier Huang
Yi-Cheng Chen
陳奕呈
author Yi-Cheng Chen
陳奕呈
spellingShingle Yi-Cheng Chen
陳奕呈
A System-On-a-Chip Design Enhanced with PCI-Bus for State Estimation System
author_sort Yi-Cheng Chen
title A System-On-a-Chip Design Enhanced with PCI-Bus for State Estimation System
title_short A System-On-a-Chip Design Enhanced with PCI-Bus for State Estimation System
title_full A System-On-a-Chip Design Enhanced with PCI-Bus for State Estimation System
title_fullStr A System-On-a-Chip Design Enhanced with PCI-Bus for State Estimation System
title_full_unstemmed A System-On-a-Chip Design Enhanced with PCI-Bus for State Estimation System
title_sort system-on-a-chip design enhanced with pci-bus for state estimation system
publishDate 2005
url http://ndltd.ncl.edu.tw/handle/94282017218220689469
work_keys_str_mv AT yichengchen asystemonachipdesignenhancedwithpcibusforstateestimationsystem
AT chényìchéng asystemonachipdesignenhancedwithpcibusforstateestimationsystem
AT yichengchen fǔyǐxìtǒngjīngpiànzhīshèjìjiàngòushìyòngyúpcihuìliúpáizhīzhuàngtàigūcèxìtǒng
AT chényìchéng fǔyǐxìtǒngjīngpiànzhīshèjìjiàngòushìyòngyúpcihuìliúpáizhīzhuàngtàigūcèxìtǒng
AT yichengchen systemonachipdesignenhancedwithpcibusforstateestimationsystem
AT chényìchéng systemonachipdesignenhancedwithpcibusforstateestimationsystem
_version_ 1718457559181950976