A Clock/Data Recovery Circuit and an Efficient I/O for Chip-to-Chip Communication
碩士 === 國立中興大學 === 電機工程學系 === 93 === Recently, as the fabrication technology advances, combining with the increasing computational capability of processor, there is growing interest in the use of chip-to-chip serial links technology. The research of this thesis focuses on designing a high-speed seria...
Main Authors: | Yu Lee, 李瑜 |
---|---|
Other Authors: | Ching-Yuan Yang |
Format: | Others |
Language: | zh-TW |
Published: |
2005
|
Online Access: | http://ndltd.ncl.edu.tw/handle/95541713137768846833 |
Similar Items
-
Design of a Clock-Deskew Buffer Circuit for Chip-to-Chip Links
by: Ai-Jia Chuang, et al.
Published: (2012) -
Design of on-chip monitoring circuits for clock delay and temperature
by: Kakuru, George Bamuturaki
Published: (2016) -
On-Chip High Resolution Jitter Measurement Circuit for 6 GHz Clock Generator
by: Yu-liang li, et al. -
Efficient Design and Clocking for a Network-on-Chip
by: Mandal, Ayan
Published: (2013) -
Clock and Data Recovery Circuit for Optic Fiber Communication
by: Sheng-Huang Tsao, et al.
Published: (2005)