An Efficient Multi-Scan-Chain Optimization Using Physical Layout Information
碩士 === 淡江大學 === 電機工程學系 === 92 === In deep sub-micron, the circuits become larger and higher in density, and the problem of increased scan-test time becomes crucial when scan design method is employed. The multiple scan chain design method is an effective method reducing scan test time because it red...
Main Authors: | Ching-Hsiu Lin, 林敬修 |
---|---|
Other Authors: | Jiann-Chyi Rau |
Format: | Others |
Language: | en_US |
Published: |
2004
|
Online Access: | http://ndltd.ncl.edu.tw/handle/47773226782198470717 |
Similar Items
-
Layout Driven chaining of Scan Flip-flops
by: Kuang-Hui Lin, et al.
Published: (1995) -
Towards an Optimization of Sample Plot Size and Scanner Position Layout for Terrestrial Laser Scanning in Multi-Scan Mode
by: Tim Ritter, et al.
Published: (2020-10-01) -
Layout-Aware Scan Chain Reorder for Skewed-Load Transition Test Coverage
by: Kuo-Lin Peng, et al.
Published: (2006) -
Layout-Aware Multi-Layer Multi-Level Scan Tree Synthesis
by: Xin Long Li, et al.
Published: (2006) -
An optimal transistor-chaining algorithm for CMOS cell layout
by: HUANG,QI-YI, et al.
Published: (1989)