A Low-Cost Inter-cluster Communication Scheme for Clustered VLIW Processors
碩士 === 國立交通大學 === 資訊工程系所 === 92 === Clustering is a well-known technique to improve the implementation of register file on VLIW processors. Without clustering, high demands on read/write ports will bring many issues on power dissipation, area and delay, and thus makes the hardware scalability proble...
Main Authors: | , |
---|---|
Other Authors: | |
Format: | Others |
Language: | en_US |
Published: |
2004
|
Online Access: | http://ndltd.ncl.edu.tw/handle/21555039518801774599 |
id |
ndltd-TW-092NCTU5392018 |
---|---|
record_format |
oai_dc |
spelling |
ndltd-TW-092NCTU53920182015-10-13T13:04:22Z http://ndltd.ncl.edu.tw/handle/21555039518801774599 A Low-Cost Inter-cluster Communication Scheme for Clustered VLIW Processors 應用在叢集式超長指令集處理器的叢集間低成本通訊方法 Chih-pin Wu 吳智斌 碩士 國立交通大學 資訊工程系所 92 Clustering is a well-known technique to improve the implementation of register file on VLIW processors. Without clustering, high demands on read/write ports will bring many issues on power dissipation, area and delay, and thus makes the hardware scalability problematic. However, most inter-cluster communication models rely on extra read/write ports to access register values between clusters. The objective of the thesis is to propose an inter-cluster communication model which demands no extra read/write ports but using a kind of single-way special register. We evaluated the performance by hand-optimized codes and code rewriting generation approach. Simulated results showed that for several generic computation kernels, only a few extra cycles and special registers will be needed, but sacrificing no extra delay on register file access. Thus improvements on execution time can be achieved. The design will also benefit from less power dissipation and fewer silicon area, making the approach an efficient and economic communication scheme for clustered VLIW processors. Chung-Ping Chung 鍾崇斌 2004 學位論文 ; thesis 55 en_US |
collection |
NDLTD |
language |
en_US |
format |
Others
|
sources |
NDLTD |
description |
碩士 === 國立交通大學 === 資訊工程系所 === 92 === Clustering is a well-known technique to improve the implementation of register file on VLIW processors. Without clustering, high demands on read/write ports will bring many issues on power dissipation, area and delay, and thus makes the hardware scalability problematic. However, most inter-cluster communication models rely on extra read/write ports to access register values between clusters.
The objective of the thesis is to propose an inter-cluster communication model which demands no extra read/write ports but using a kind of single-way special register. We evaluated the performance by hand-optimized codes and code rewriting generation approach. Simulated results showed that for several generic computation kernels, only a few extra cycles and special registers will be needed, but sacrificing no extra delay on register file access. Thus improvements on execution time can be achieved. The design will also benefit from less power dissipation and fewer silicon area, making the approach an efficient and economic communication scheme for clustered VLIW processors.
|
author2 |
Chung-Ping Chung |
author_facet |
Chung-Ping Chung Chih-pin Wu 吳智斌 |
author |
Chih-pin Wu 吳智斌 |
spellingShingle |
Chih-pin Wu 吳智斌 A Low-Cost Inter-cluster Communication Scheme for Clustered VLIW Processors |
author_sort |
Chih-pin Wu |
title |
A Low-Cost Inter-cluster Communication Scheme for Clustered VLIW Processors |
title_short |
A Low-Cost Inter-cluster Communication Scheme for Clustered VLIW Processors |
title_full |
A Low-Cost Inter-cluster Communication Scheme for Clustered VLIW Processors |
title_fullStr |
A Low-Cost Inter-cluster Communication Scheme for Clustered VLIW Processors |
title_full_unstemmed |
A Low-Cost Inter-cluster Communication Scheme for Clustered VLIW Processors |
title_sort |
low-cost inter-cluster communication scheme for clustered vliw processors |
publishDate |
2004 |
url |
http://ndltd.ncl.edu.tw/handle/21555039518801774599 |
work_keys_str_mv |
AT chihpinwu alowcostinterclustercommunicationschemeforclusteredvliwprocessors AT wúzhìbīn alowcostinterclustercommunicationschemeforclusteredvliwprocessors AT chihpinwu yīngyòngzàicóngjíshìchāozhǎngzhǐlìngjíchùlǐqìdecóngjíjiāndīchéngběntōngxùnfāngfǎ AT wúzhìbīn yīngyòngzàicóngjíshìchāozhǎngzhǐlìngjíchùlǐqìdecóngjíjiāndīchéngběntōngxùnfāngfǎ AT chihpinwu lowcostinterclustercommunicationschemeforclusteredvliwprocessors AT wúzhìbīn lowcostinterclustercommunicationschemeforclusteredvliwprocessors |
_version_ |
1717729714560303104 |